

(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



| <b>Course Name:</b>  |    | Digital Design Laboratory | Semester:  | III         |
|----------------------|----|---------------------------|------------|-------------|
| Date                 | of | 7_/_8/23                  | Batch No:  | <b>D2</b>   |
| <b>Performance:</b>  |    | 1_1_6125                  | Daten No.  | D2          |
| <b>Faculty Name:</b> |    |                           | Roll No:   | 16010122323 |
| Faculty Sign         | &  |                           | Grade/Mark | /25         |
| Date:                |    |                           | s:         | 123         |

|      | •       | 4 TAT  |        |
|------|---------|--------|--------|
| HTVI | perimei | nt No• | - 4    |
|      |         | 11110  | $\sim$ |

**Title: 4:1** Multiplexer and **3: 8** Decoder

| Aim and Objective of the Experiment:                                                |  |  |  |  |
|-------------------------------------------------------------------------------------|--|--|--|--|
| To design and implement a 4:1 multiplexer and 3: 8 Decoder                          |  |  |  |  |
|                                                                                     |  |  |  |  |
| COs to be achieved:                                                                 |  |  |  |  |
| <b>CO2</b> : Use different minimization technique and solve combinational circuits. |  |  |  |  |
|                                                                                     |  |  |  |  |
| Tools used:                                                                         |  |  |  |  |

### **Theory:**

Trainer kits

**Multiplexer:** Multiplexer is a special type of combinational circuit. It is a digital circuit that selects one of the n data inputs and routes it to the output. The selection of one of the n inputs is done by the select lines. To select n inputs we require m select lines, such that 2<sup>m</sup>=n. Depending on the digital code applied at the select inputs, one out of the n data sources is selected and transmitted to a single output.

**Decoder:** A decoder is a multiple-input, multiple-output logic circuit that converts coded inputs into coded outputs, where the input and output codes are different. The input code generally has fewer bits than the output code, and there is a one-to-one mapping from input code words into output code words. The general structure of a decoder circuit is shown in the Figure below. The enable inputs, if present, must be asserted for the decoder to perform its normal mapping function. The most commonly used input code is an N-bit binary code, where an N-bit word represents one of  $2^N$  different coded values. Normally, they range from 0 through  $2^N - 1$ . The input code lines select which output is active. The remaining output lines are disabled.

Implementation Details:

Semester: III

Academic Year: 2023-24
Roll No:\_\_\_\_\_



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



# 4:1 Multiplexer Block Diagram



# **4:1 Multiplexer Circuit**



Digital Design Laboratory Semester: III Roll No:\_\_\_\_\_

Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



### Pin Diagram IC74153



### **Implementation Details of 8:1 MUX**

Larger Multiplexers can be constructed by using lower multiplexers by chaining them together. Here, an 8:1 multiplexer can be formed with two 4:1 and one 2:1 multiplexer.

Thus, we can use two 4x1 Multiplexers in first stage to get the 8 data inputs. And the yield of each multiplexer will feed into a 2x1 Multiplexer in successive stage by considering the yields of first stage as inputs and to produce the result Y.

Semester: III

Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



# **Circuit Diagram of 8:1 MUX**



Semester: III

Digital Design Laboratory

Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



### **Truth Table for 8:1 Multiplexer**

|                | Output         |                |                |
|----------------|----------------|----------------|----------------|
| S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | Y              |
| 0              | 0              | 0              | A <sub>0</sub> |
| 0              | 0              | 1              | A <sub>1</sub> |
| 0              | 1              | 0              | A <sub>2</sub> |
| 0              | 1              | 1              | A <sub>3</sub> |
| 1              | 0              | 0              | A <sub>4</sub> |
| 1              | 0              | 1              | A <sub>5</sub> |
| 1              | 1              | 0              | A <sub>6</sub> |
| 1              | 1              | 1              | A <sub>7</sub> |

### From Truth Table:

Y = S0'.S1'.S2'.A0+S0.S1'.S2'.A1+S0'.S1.S2'.A2+S0.S1.S2'.A3+S0'.S1'.S2 A4+S0.S1'.S2 A5+S0'.S1.S2 .A6+S0.S1.S3.A7

Semester: III Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University)

# **Department of Computer Engineering**





### **Implementation Details**

### **Procedure:**

- 1) Locate the IC 74153 and place the IC on trainer kit.
- 2) Connect VCC and ground to respective pins of IC trainer kit.
- 3) Implement the circuit as shown in the circuit diagram.
- 4) Connect the inputs to the input switches provided in the trainer kit.
- 5) Connect the outputs to the switches of O/P LEDs
- 6) Apply various combinations of inputs according to the truth table and observe the condition of LEDs.

Semester: III

7) Note down the corresponding output readings for various combinations of inputs.

### Post Lab Subjective/Objective type Questions:

1. Design and verify a 2:1 multiplexer using logic gates.

Academic Year: 2023-24 Roll No:\_\_



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 

# Somanja

Apply these steps to design a 2:1 Mux using logic gates:

# a. Prepare the function table of the 2:1 Mux:

| Select I/p | Inputs |    | Fundamental Product<br>FP | Output | Output<br>Y<br>(in terms of input) |
|------------|--------|----|---------------------------|--------|------------------------------------|
| S0         | D1     | D0 |                           | 1      | (iii terms or input)               |
| 0          | X      | 0  | S0'. D0'                  | 0      | Y = D0                             |
| 0          | X      | 1  | S0'. D0                   | 1      |                                    |
| 1          | 0      | X  | S0 . D1'                  | 0      | Y = D1                             |
| 1          | 1      | X  | S0 . D1                   | 1      |                                    |

b. Formulate the expression for output Y by considering only those FPs for which the output is 1.  $Y = S0^{\circ}$ . D0 + S0. D1 The simplified function can be tabulated as:

| Select Input<br>S0 | Output Y |  |
|--------------------|----------|--|
| 0                  | Y = D0   |  |
| 1                  | Y = D1   |  |

c. Draw the logic diagram for the expression:

Semester: III Academic Year: 2023-24
Roll No:\_\_\_\_\_



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 





- d. Using simulator construct the circuit and verify its operation.
- e. The same circuit can also be designed by having an active low enable input as shown in image. The simplified function can be tabulated as:

Semester: III Academic Year: 2023-24



Digital Design Laboratory

### K. J. Somaiya College of Engineering, Mumbai-77

(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 







**1.3. Encoder Logic** The figure shows the concept of encoder wherein input line 4 is high and all other inputs are low. The output of the encoder is a decimal 4, whose equivalent binary is 0100.

Semester: III Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University)

### **Department of Computer Engineering**



The concept of decimal to binary(10 to 4 binary) encoder is shown in the figure given below. On similar lines an octal-binary encoder will have eight inputs and produce 3-bit binary output.



2. Build an 8:1 multiplexer using only 2:1 multiplexers.



Semester: III

Digital Design Laboratory

Academic Year: 2023-24



(A Constituent College of Somaiya Vidyavihar University) **Department of Computer Engineering** 



| Conclusion:                                              |                                           |  |  |
|----------------------------------------------------------|-------------------------------------------|--|--|
|                                                          |                                           |  |  |
| Thus we have learned about and implemented multiplexers. |                                           |  |  |
|                                                          |                                           |  |  |
|                                                          |                                           |  |  |
|                                                          |                                           |  |  |
|                                                          | Signature of faculty in-charge with Date: |  |  |

Semester: III

Digital Design Laboratory

Academic Year: 2023-24
Roll No:\_\_\_\_